# EE6094 107501567 蔡書儀 PA1

#### Readme

1. How to compile my file?

To compile my homework file, type the command below on the workstation:

then we can get an executable output file 107501567 PA1.exe.

```
[107501567@eda359_forclass ~/HW1]$ g++ -std=c++11 107501567_PA1.cpp -o 107501567_PA1.exe
```

Figure 1

#### 2. How to execute

To execute my homework file, first type the following three commands:

```
./107501567_PA1.exe c17.isc c17.v
./107501567_PA1.exe c880.isc c880.v
./107501567_PA1.exe c6288.isc c6288.v
```

to get three output Verilog files c17.v, c880.v, c6288.v, then we can verify the correctness of the three output Verilog files using "neverilog" commands:

```
ncverilog +access+r c17.v c17_testbench.v
ncverilog +access+r c880.v c880_testbench.v
ncverilog +access+r c6288.v c6288_testbench.v
```

if we see a heart on the screen, it means the Verilog files we generate are correct. The figure of this step will be shown in the following section.

### • Completion: All

Generating three Verilog files:

```
[107501567@eda359_forclass ~/HW1]$ ./107501567_PA1.exe c17.isc c17.v

Reading file
Input file name: c17.isc

Writing file
File name: c17.v

Module name: c17
End of writing file
[107501567@eda359_forclass ~/HW1]$ ./107501567_PA1.exe c880.isc c880.v

Reading file
Input file name: c880.isc

Writing file
File name: c880.v

Module name: c880
End of writing file
[107501567@eda359_forclass ~/HW1]$ ./107501567_PA1.exe c6288.isc c6288.v

Reading file
Input file name: c6288.isc

Writing file
File name: c6288.v

Module name: c6288
```

Figure 2 Verilog File Generation

# Verification:

1.  $c17.isc \rightarrow c17.v$ 

Figure 3 Verifying c17.v

2. c880.isc → c880.v

Figure 4 Verifying c880.v

3.  $c6288.isc \rightarrow c6288.v$ 

Figure 5 Verifying c6288.v

## Program Structure

Figure 6 is the flow chart of my program, first I open the file connected after "./107501567\_PA1.exe" as input file, then read and store the content inside sequentially until the input file is ended. Finally I write the output file after all the process upon at the end of the program.

Since I don't know the number of nodes in the circuits, I choose to use linked-list to store the node data instead of declaring a large array in order to save memory space. Figure 7 is the structure of the data structure I create:



Figure 7 Data Structure



Figure 6 Flow Chart

- 1. address: integer variable which stores the address of the node
- 2. name & type: string variables which store the name and type of the node.
- 3. fanin & fanout: integer variables which stores the number of fanin and fanout of the node.
- 4. from: pointer points to a dynamic array of pointers of data type Node, which store the address of input nodes of current node so we can find where the input comes from easily. Size of array depends on the number of node's fanin.
- 5. nextPtr: pointer to data type Node, which stores the address of next node in linked-list (NULL if no next node).

### Hardness

Since I haven't learned data structure and algorithm before selecting this course, I was confused about how to read and fetch useful information from input files efficiently. Although I can declare a very large array for data storage, but it's a stupid way which cause a lot of memory space waste, so I decided to learn data structure by doing and finally I create a linked-list of nodes for my program.

The largest problem was about the unfamiliarity of pointer, I stuck at this kind of problems for a while. My program can work correctly on my own PC, but it had segmentation fault when I test it on the workstation and I didn't know why and how to solve it. Thanks to my friend's help that I found out the mistake which was about the initialization of pointer.

## Suggestion

N/A